

# Shri Vile Parle Kelavani Mandal's

#### DWARKADAS J. SANGHVI COLLEGE OF ENGINEERING

(Autonomous College Affiliated to the University of Mumbai) NAAC Accredited with "A" Grade (CGPA: 3.18)



Academic Year: 2022-2023

**NAME: Prerna Sunil Jadhav** 

SAP ID: 60004220127

**BRANCH: Computer Engineering** 

**DIGITAL ELECTRONICS Experiment No.: 05** 

## **4** AIM:

Design and verification of the truth tables of Half and Full adder, Half and Full subtractor circuits

## **APPARATUS REQUIRED:**

XOR gates (IC 7486), AND gates (IC 7408), Wires, Breadboard, power supply, LED.

## **#** THEORY:

#### Half adder:

A half adder has two inputs for the two bits to be added and two outputs one from the sum 'S' and other from the carry 'C' into the higher adder position. Above circuit is called as a carry signal from the addition of the less significant bits sum from the X-OR Gate the carry out from the AND gate.

#### o Full Adder:

A full adder is a combinational circuit that forms the arithmetic sum of input; it consists of three inputs and two outputs. A full adder is useful to add three bits at a time but a half adder cannot do so. In full adder sum output will be taken from X-OR Gate, carry output will be taken from OR Gate.

### Half Subtractor:

The half subtractor is constructed using X-OR and AND Gate. The half subtractor has two input and two outputs. The outputs are difference and borrow. The difference can be applied using X-OR Gate, borrow output can be implemented using an AND Gate and an inverter.



# Shri Vile Parle Kelavani Mandal's

## DWARKADAS J. SANGHVI COLLEGE OF ENGINEERING

(Autonomous College Affiliated to the University of Mumbai) NAAC Accredited with "A" Grade (CGPA: 3.18)



Academic Year: 2022-2023

#### Full Subtractor:

The full subtractor is a combination of X-OR, AND, OR, NOT Gates. In a full subtractor the logic circuit should have three inputs and two outputs. The two half subtractor put together gives a full subtractor .The first half subtractor will be C and A B. The output will be difference output of full subtractor. The expression AB assembles the borrow output of the half subtractor and the second term is the inverted difference output of first X-OR.

### PROCEDURE:

- (i) Connections are given as per circuit diagram.
- (ii) Logical inputs are given as per circuit diagram.
- (iii) Observe the output and verify the truth table

|     |                                                                                   | Page No. 12    |
|-----|-----------------------------------------------------------------------------------|----------------|
|     |                                                                                   |                |
|     | NABIE : PRERNA SUNIL JADHAV                                                       | Supportant     |
|     | SAP ID: 60004220127                                                               | 3 Challett     |
|     | BRANCH ! COMPUTER ENGINEERING                                                     | 7              |
|     |                                                                                   |                |
|     | DIGITAL ELECTRONICS - EXPERIME                                                    | NT OF          |
|     |                                                                                   | 03             |
|     | AIM: Design & venification of t                                                   | Auth tall      |
|     | AIM: Design & verification of to<br>of Half & Full adder & +<br>full subtractors. | talk and       |
|     | full subtractors.                                                                 | and and        |
|     |                                                                                   |                |
| ¥   | Truth table:                                                                      | 1              |
|     | A B Sum Cany                                                                      |                |
|     | 0 0 0 0                                                                           |                |
|     | 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                           | 1122000        |
|     | 1 0 1 0 6000                                                                      | 4220127        |
|     | 1 0 1                                                                             |                |
| 137 | 1                                                                                 | + +1 1         |
|     | EXOR AND                                                                          |                |
|     |                                                                                   |                |
| *   | Circuit Diagram                                                                   |                |
|     |                                                                                   |                |
|     | A                                                                                 | 9/19/19        |
|     | B                                                                                 | rry            |
|     |                                                                                   |                |
|     |                                                                                   | 1              |
|     |                                                                                   |                |
|     |                                                                                   | um             |
| 214 | at horse deverted a Birtary to                                                    | 21177          |
| 121 | Sum = ABB                                                                         | AS VOCAT LISTS |
|     | Sum = ABB                                                                         | 1111           |
|     |                                                                                   |                |
|     |                                                                                   |                |





